| Printed   | Pages.  | 1 |
|-----------|---------|---|
| 1 IIIIICU | i ages. | J |

| _ | ~~   |    |
|---|------|----|
| К | ('5' | 11 |

| Roll No. |  |  |  |  |  |  |  |  |
|----------|--|--|--|--|--|--|--|--|
|----------|--|--|--|--|--|--|--|--|

## B. Tech. (SEM III) ODD SEMESTER MAJOR EXAMINATION 2015 - 2016

| DIGITAL CIRCUITS & LOGIC DESIGN |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Time:                           | 3 Hrs. Max. Marks: 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Note: Answer all questions.     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Q.1 a                           | Attempt any three of the following from Unit-I. Q.1 (a) is compulsory.  Find the value of x in the following:  (i) $(653)_7 \times (523)_7 = (x)_7$ (ii) $(D6C.5B)_{16} = (x)_4$ (iii) $x = (11010)_2 - (1101)_2$ subtract using (iv) $(21340)_5 = (x)_{10}$ 2's complement.  (3)                                                                                                                                                                                                         |  |  |  |
| c<br>d                          | <ul> <li>(i) Prove that (A+B'+AB)(A+B')(A'B) = 0.</li> <li>(ii) Implement the Boolean function F = A'B'C + A'BC'+A'C' with NAND gate only.</li> <li>Explain the block parity concept to check and correct the error in a single bit with example. (3)</li> <li>Hamming code 101101101 is received at receiver end with even parity. Correct it if any errors.</li> </ul>                                                                                                                  |  |  |  |
| Q.2<br>a<br>b                   | Attempt any three of the following from Unit-II. Q.2 (a) is compulsory.  Design a 4 bit carry look ahead generator. (4)  Minimize the given Boolean function using K- map and implement the simplified (3)  function using NAND gates only. $F(A,B,C,D) = \sum m(0,1,2,3,7,8,10) + d(5,6,11,15)$ Construct a 32x1 multiplexer with 4x1 multiplexers. Use block diagrams. (3)  Design a BCD to decimal decoder using the unused combinations of the BCD code as don't care conditions. (3) |  |  |  |
| Q.3 a b c                       | Attempt any three of the following from Unit-III. Q.3 (a) is compulsory.  Draw the schematic diagram of J-K flip – flop and describe its working. Write down its truth table  (4)  Draw the logic diagram of a 2 to 4 line decoder with only NAND gates. Include an enable input.  (3)  Design a synchronous counter which steers through the following states S4-S3-S6-S2-S5-S0                                                                                                          |  |  |  |
| d Q.4 a b                       | using J-K Flip Flops. (3) Explain the working of 4-bit ripple counter with circuit diagram and timing diagram. (3) Attempt any three of the following from Unit-IV. Q.4 (a) is compulsory.  Draw and explain the working of universal shift register.  A certain memory has a capacity of 8K*32. How many bits are there in each word? How many words are being stored? How many address bits are required to uniquely identify each location?                                            |  |  |  |
| c<br>d                          | Differentiate between static and dynamic RAM on the basis of four parameters. (3) What do you understand by fundamental mode of operation? Discuss different types of Hazards in Asynchronous sequential circuit by giving suitable example. (3)                                                                                                                                                                                                                                          |  |  |  |